The A2I core was used as the general purpose processor for BlueGene/Q, the successor to BlueGene/L and BlueGene/P supercomputers
Updated 3 years ago
The A2I core was used as the general purpose processor for BlueGene/Q, the successor to BlueGene/L and BlueGene/P supercomputers
Updated 3 years ago
The A2O core was a follow-on to A2I, written in Verilog, and supported a lower thread count than A2I, but higher performance per thread, using out-of-order execution (register renaming, reservation stations, completion buffer) and a store queue
Updated 9 months ago
The A2O core was a follow-on to A2I, written in Verilog, and supported a lower thread count than A2I, but higher performance per thread, using out-of-order execution (register renaming, reservation stations, completion buffer) and a store queue
Updated 3 years ago
An experimental small core based on VexRiscv, written in Scala
Updated 2 years ago
The purpose of this design is to enable the AC922 to accept a DC-SCM v1.0 hardware management module. This enables AC922 as a development platform for DC-SCM development and test.
Updated 3 years ago
Updated 3 years ago
Updated 4 years ago
The Workgroup Charter Template
Updated 3 years ago
Updated 2 years ago
Curriculum material for teaching computer architecture with MIPS and POWER
Updated 1 year ago
Updated 4 years ago
A collection of scripts and meta data for managing the OPF Hub systems with IPMI via the OpenBMC.
Updated 2 years ago
This is the main libreBMC repo that contains an overview of the project and useful links. Start here.
Updated 3 years ago
This is the main libreBMC repo that contains an overview of the project and useful links. Start here.
Updated 2 years ago
This is the main libreBMC repo that contains an overview of the project and useful links. Start here.
Updated 2 years ago
Updated 3 years ago
Updated 3 years ago
Updated 3 years ago
Updated 4 months ago