Reformat plru

Also fix a typo

Signed-off-by: Anton Blanchard <anton@linux.ibm.com>
pull/283/head
Anton Blanchard 4 years ago committed by Anton Blanchard
parent c76e638a77
commit f67b143165

@ -5,17 +5,17 @@ use ieee.math_real.all;


entity plru is entity plru is
generic ( generic (
BITS : positive := 2 BITS : positive := 2
) )
; ;
port ( port (
clk : in std_ulogic; clk : in std_ulogic;
rst : in std_ulogic; rst : in std_ulogic;


acc : in std_ulogic_vector(BITS-1 downto 0); acc : in std_ulogic_vector(BITS-1 downto 0);
acc_en : in std_ulogic; acc_en : in std_ulogic;
lru : out std_ulogic_vector(BITS-1 downto 0) lru : out std_ulogic_vector(BITS-1 downto 0)
); );
end entity plru; end entity plru;


architecture rtl of plru is architecture rtl of plru is
@ -28,50 +28,48 @@ begin


-- XXX Check if we can turn that into a little ROM instead that -- XXX Check if we can turn that into a little ROM instead that
-- takes the tree bit vector and returns the LRU. See if it's better -- takes the tree bit vector and returns the LRU. See if it's better
-- in term of FPGA resouces usage... -- in term of FPGA resource usage...
get_lru: process(tree) get_lru: process(tree)
variable node : node_t; variable node : node_t;
begin begin
node := 0; node := 0;
for i in 0 to BITS-1 loop for i in 0 to BITS-1 loop
-- report "GET: i:" & integer'image(i) & " node:" & integer'image(node) & " val:" & std_ulogic'image(tree(node)); -- report "GET: i:" & integer'image(i) & " node:" & integer'image(node) & " val:" & std_ulogic'image(tree(node));
lru(BITS-1-i) <= tree(node); lru(BITS-1-i) <= tree(node);
if i /= BITS-1 then if i /= BITS-1 then
node := node * 2; node := node * 2;
if tree(node) = '1' then if tree(node) = '1' then
node := node + 2; node := node + 2;
else else
node := node + 1; node := node + 1;
end if; end if;
end if; end if;
end loop; end loop;
end process; end process;


update_lru: process(clk) update_lru: process(clk)
variable node : node_t; variable node : node_t;
variable abit : std_ulogic; variable abit : std_ulogic;
begin begin
if rising_edge(clk) then if rising_edge(clk) then
if rst = '1' then if rst = '1' then
tree <= (others => '0'); tree <= (others => '0');
elsif acc_en = '1' then elsif acc_en = '1' then
node := 0; node := 0;
for i in 0 to BITS-1 loop for i in 0 to BITS-1 loop
abit := acc(BITS-1-i); abit := acc(BITS-1-i);
tree(node) <= not abit; tree(node) <= not abit;
-- report "UPD: i:" & integer'image(i) & " node:" & integer'image(node) & " val" & std_ulogic'image(not abit); -- report "UPD: i:" & integer'image(i) & " node:" & integer'image(node) & " val" & std_ulogic'image(not abit);
if i /= BITS-1 then if i /= BITS-1 then
node := node * 2; node := node * 2;
if abit = '1' then if abit = '1' then
node := node + 2; node := node + 2;
else else
node := node + 1; node := node + 1;
end if; end if;
end if; end if;
end loop; end loop;
end if; end if;
end if; end if;
end process; end process;
end; end;



Loading…
Cancel
Save