forked from cores/microwatt
You cannot select more than 25 topics
Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
200 lines
6.4 KiB
VHDL
200 lines
6.4 KiB
VHDL
library ieee;
|
|
use ieee.std_logic_1164.all;
|
|
|
|
entity control is
|
|
generic (
|
|
PIPELINE_DEPTH : natural := 2
|
|
);
|
|
port (
|
|
clk : in std_ulogic;
|
|
rst : in std_ulogic;
|
|
|
|
complete_in : in std_ulogic;
|
|
valid_in : in std_ulogic;
|
|
flush_in : in std_ulogic;
|
|
sgl_pipe_in : in std_ulogic;
|
|
stop_mark_in : in std_ulogic;
|
|
|
|
gpr_write_valid_in : in std_ulogic;
|
|
gpr_write_in : in std_ulogic_vector(4 downto 0);
|
|
|
|
gpr_a_read_valid_in : in std_ulogic;
|
|
gpr_a_read_in : in std_ulogic_vector(4 downto 0);
|
|
|
|
gpr_b_read_valid_in : in std_ulogic;
|
|
gpr_b_read_in : in std_ulogic_vector(4 downto 0);
|
|
|
|
gpr_c_read_valid_in : in std_ulogic;
|
|
gpr_c_read_in : in std_ulogic_vector(4 downto 0);
|
|
|
|
valid_out : out std_ulogic;
|
|
stall_out : out std_ulogic;
|
|
stopped_out : out std_ulogic
|
|
);
|
|
end entity control;
|
|
|
|
architecture rtl of control is
|
|
type state_type is (IDLE, WAIT_FOR_PREV_TO_COMPLETE, WAIT_FOR_CURR_TO_COMPLETE);
|
|
|
|
type reg_internal_type is record
|
|
state : state_type;
|
|
outstanding : integer range -1 to PIPELINE_DEPTH+2;
|
|
end record;
|
|
constant reg_internal_init : reg_internal_type := (state => IDLE, outstanding => 0);
|
|
|
|
signal r_int, rin_int : reg_internal_type := reg_internal_init;
|
|
|
|
signal stall_a_out, stall_b_out, stall_c_out : std_ulogic;
|
|
|
|
signal gpr_write_valid : std_ulogic := '0';
|
|
begin
|
|
gpr_hazard0: entity work.gpr_hazard
|
|
generic map (
|
|
PIPELINE_DEPTH => 2
|
|
)
|
|
port map (
|
|
clk => clk,
|
|
|
|
gpr_write_valid_in => gpr_write_valid,
|
|
gpr_write_in => gpr_write_in,
|
|
gpr_read_valid_in => gpr_a_read_valid_in,
|
|
gpr_read_in => gpr_a_read_in,
|
|
|
|
stall_out => stall_a_out
|
|
);
|
|
|
|
gpr_hazard1: entity work.gpr_hazard
|
|
generic map (
|
|
PIPELINE_DEPTH => 2
|
|
)
|
|
port map (
|
|
clk => clk,
|
|
|
|
gpr_write_valid_in => gpr_write_valid,
|
|
gpr_write_in => gpr_write_in,
|
|
gpr_read_valid_in => gpr_b_read_valid_in,
|
|
gpr_read_in => gpr_b_read_in,
|
|
|
|
stall_out => stall_b_out
|
|
);
|
|
|
|
gpr_hazard2: entity work.gpr_hazard
|
|
generic map (
|
|
PIPELINE_DEPTH => 2
|
|
)
|
|
port map (
|
|
clk => clk,
|
|
|
|
gpr_write_valid_in => gpr_write_valid,
|
|
gpr_write_in => gpr_write_in,
|
|
gpr_read_valid_in => gpr_c_read_valid_in,
|
|
gpr_read_in => gpr_c_read_in,
|
|
|
|
stall_out => stall_c_out
|
|
);
|
|
|
|
control0: process(clk)
|
|
begin
|
|
if rising_edge(clk) then
|
|
assert r_int.outstanding >= 0 and r_int.outstanding <= (PIPELINE_DEPTH+1) report "Outstanding bad " & integer'image(r_int.outstanding) severity failure;
|
|
r_int <= rin_int;
|
|
end if;
|
|
end process;
|
|
|
|
control1 : process(all)
|
|
variable v_int : reg_internal_type;
|
|
variable valid_tmp : std_ulogic;
|
|
variable stall_tmp : std_ulogic;
|
|
begin
|
|
v_int := r_int;
|
|
|
|
-- asynchronous
|
|
valid_tmp := valid_in and not flush_in;
|
|
stall_tmp := '0';
|
|
|
|
if complete_in = '1' then
|
|
v_int.outstanding := r_int.outstanding - 1;
|
|
end if;
|
|
|
|
-- Handle debugger stop
|
|
stopped_out <= '0';
|
|
if stop_mark_in = '1' and v_int.outstanding = 0 then
|
|
stopped_out <= '1';
|
|
end if;
|
|
|
|
-- state machine to handle instructions that must be single
|
|
-- through the pipeline.
|
|
case r_int.state is
|
|
when IDLE =>
|
|
if valid_tmp = '1' then
|
|
if (sgl_pipe_in = '1') then
|
|
if v_int.outstanding /= 0 then
|
|
v_int.state := WAIT_FOR_PREV_TO_COMPLETE;
|
|
stall_tmp := '1';
|
|
else
|
|
-- send insn out and wait on it to complete
|
|
v_int.state := WAIT_FOR_CURR_TO_COMPLETE;
|
|
end if;
|
|
else
|
|
-- let it go out if there are no GPR hazards
|
|
stall_tmp := stall_a_out or stall_b_out or stall_c_out;
|
|
end if;
|
|
end if;
|
|
|
|
when WAIT_FOR_PREV_TO_COMPLETE =>
|
|
if v_int.outstanding = 0 then
|
|
-- send insn out and wait on it to complete
|
|
v_int.state := WAIT_FOR_CURR_TO_COMPLETE;
|
|
else
|
|
stall_tmp := '1';
|
|
end if;
|
|
|
|
when WAIT_FOR_CURR_TO_COMPLETE =>
|
|
if v_int.outstanding = 0 then
|
|
v_int.state := IDLE;
|
|
-- XXX Don't replicate this
|
|
if valid_tmp = '1' then
|
|
if (sgl_pipe_in = '1') then
|
|
if v_int.outstanding /= 0 then
|
|
v_int.state := WAIT_FOR_PREV_TO_COMPLETE;
|
|
stall_tmp := '1';
|
|
else
|
|
-- send insn out and wait on it to complete
|
|
v_int.state := WAIT_FOR_CURR_TO_COMPLETE;
|
|
end if;
|
|
else
|
|
-- let it go out if there are no GPR hazards
|
|
stall_tmp := stall_a_out or stall_b_out or stall_c_out;
|
|
end if;
|
|
end if;
|
|
else
|
|
stall_tmp := '1';
|
|
end if;
|
|
end case;
|
|
|
|
if stall_tmp = '1' then
|
|
valid_tmp := '0';
|
|
end if;
|
|
|
|
if valid_tmp = '1' then
|
|
v_int.outstanding := v_int.outstanding + 1;
|
|
gpr_write_valid <= gpr_write_valid_in;
|
|
else
|
|
gpr_write_valid <= '0';
|
|
end if;
|
|
|
|
if rst = '1' then
|
|
v_int.state := IDLE;
|
|
v_int.outstanding := 0;
|
|
stall_tmp := '0';
|
|
end if;
|
|
|
|
-- update outputs
|
|
valid_out <= valid_tmp;
|
|
stall_out <= stall_tmp;
|
|
|
|
-- update registers
|
|
rin_int <= v_int;
|
|
end process;
|
|
end;
|